# On-Chip Compensation of Ring VCO Oscillation Frequency Changes Due to Supply Noise and Process Variation

Young-Seok Park, Student Member, IEEE, and Woo-Young Choi, Member, IEEE

*Abstract*—A novel circuit technique that stabilizes the oscillation frequency of a ring-type voltage-controlled oscillator (RVCO) is demonstrated. The technique uses on-chip bias-current and voltage-swing controllers, which compensate RVCO oscillation frequency changes caused by supply noise and process variation. A prototype phase-locked loop (PLL) having the RVCO with the compensation circuit is fabricated with 0.13- $\mu$ m CMOS technology. At the operating frequency of 4 GHz, the measured PLL rms jitter improves from 20.11 to 5.78 ps with 4-MHz RVCO supply noise. Simulation results show that the oscillation frequency difference between FF and SS corner is reduced from 63% to 6% of the NN corner oscillation frequency.

*Index Terms*—Phase-locked loop (PLL), process variation, supply voltage sensitivity, voltage-controlled oscillator (VCO).

## I. INTRODUCTION

**P**HASE-LOCKED loops (PLLs) are widely used for onchip clock generation for many electronic circuits and systems. For many of these applications, low-jitter clock signals are highly desirable. For this, it is essential to realize low-noise voltage-controlled oscillators (VCOs) because the VCO is the most noise-sensitive block in PLL.

Although LC VCOs can be used for low-jitter PLLs, they suffer from the limited tuning range and the large chip area. Ring VCOs (RVCOs), on the other hand, have many advantages such as easy integration, wide tuning range, and multiphase clock generation capability. Consequently, except for applications that require ultralow jitter performance, RVCOs are widely used. However, RVCOs suffer from poor phasenoise performance because their oscillation characteristics are sensitive to supply noise and process variation [1], [2].

To suppress RVCO frequency change with supply noise, voltage regulators are often used [3], [4]. However, they need large capacitance to maintain their feedback stability and large power transistors for low supply-voltage dropout. Moreover, reduced voltage swing with supply voltage scaling down in advanced technologies makes PLLs with a supply voltage regula-

The authors are with the Department of Electrical and Electronic Engineering, Yonsei University, Seoul 120-749, Korea (e-mail: circuit@tera.yonsei. ac.kr; wchoi@yonsei.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2011.2180092

tor difficult to design. Consequently, other types of supply noise rejection techniques have been actively pursued. In [5] and [6], RVCO delay cells are modified for supply noise rejection. The resulting RVCO has good supply noise rejection performance, but its design complexity is high, and the resulting waveform is unfavorable [6]. AC coupling supply and control voltages with a capacitor can compensate supply noise [7], but this requires very careful design and layout. Digital calibration techniques are also used to compensate supply noise [8]–[10]. However, they require complex and large digital controllers.

This brief introduces a new circuit technique for reducing RVCO oscillation frequency changes that are due to supply noise and process variation. We have previously reported the results of our initial investigation in [11]. This brief is an extended version in which PLL measurement results are reported as well as simulated results for our technique against process variation.

#### **II. PROPOSED COMPENSATION TECHNIQUE**

The RVCO oscillation frequency with fully differential delay cells can be expressed as

$$f_{\rm osc} = \frac{I_{\rm bias}}{N \cdot C_{\rm tot} \cdot V_{\rm swing}} \tag{1}$$

where  $I_{\text{bias}}$  is the bias current for each delay cell, N is the number of delay cells,  $C_{\text{tot}}$  is load capacitance for a delay cell, and  $V_{\text{swing}}$  is RVCO voltage swing. Supply noise and process variation can affect  $V_{\text{swing}}$ ,  $I_{\text{bias}}$ , and  $C_{\text{tot}}$ . Their influence on RVCO oscillation frequency can be compensated if we first detect supply noise and process variation and change  $V_{\text{swing}}$ ,  $I_{\text{bias}}$ , and  $C_{\text{tot}}$  in the right amount. Since  $C_{\text{tot}}$  is difficult to change and least affected by supply noise and process variation, we attempt to control  $V_{\text{swing}}$  and  $I_{\text{bias}}$  for our compensation technique.

Fig. 1 schematically shows the architecture of our RVCO made up of fully differential delay cells with bias-current and voltage-swing controllers. The controllers try to maintain a constant value for  $I_{\rm bias}/V_{\rm swing}$  in order to stabilize RVCO oscillation frequency against supply noise and process variation. For this, we take a design approach in which the bias-current controller maintains  $I_{\rm bias}$  as constant as possible but with unavoidable changes due to various nonideal factors, and the voltage-swing controller produces  $V_{\rm swing}$  with which  $I_{\rm bias}/V_{\rm swing}$  can be maintained constant.

Manuscript received July 20, 2011; revised October 11, 2011; accepted November 24, 2011. Date of publication January 27, 2012; date of current version February 23, 2012. This work was supported by the IT R&D program of MKE/KEIT [10034834]. This paper was recommended by Associate Editor H. C. Huat.



Fig. 1. Overall structure of the proposed RVCO.



Fig. 2. Bias-current controller circuit topology.

## A. Bias-Current Controller

Fig. 2 shows the schematic of the bias-current controller. It is composed of a feedback amplifier, a compensation current path, and two voltage generators—one for feedback amplifier reference voltage  $(V_1)$  and the other for compensation voltage  $(V_2)$ . Because  $M_{n1}$  and  $M_{n2}$  are the replica of the delay cell,  $I_{\text{bias}}$  is copied as delay cell bias currents.

When the supply voltage increases, for example,  $I_{tot}$  increases because  $V_{sg}$  and  $V_{sd}$  of  $M_{p1}$  increase. At the same time,  $V_1$  goes up because it is proportional to  $V_{DD}$ , as shown below

$$V_1 \approx (V_{DD} - |V_{\rm th}|)$$
  
if  $C_{Mp2} \gg C_{Mn5}$  (2)

where  $C_i = k_i(W_i/L_i)$ . With this,  $V_3$  also goes up because the feedback amplifier controls  $V_{n \text{bias}}$  in order to maintain  $V_3$  equal to  $V_1$ . This can reduce variation in  $I_{\text{tot}}$  caused by channel length modulation of  $M_{p1}$ . In addition,  $I_{\text{compen}}$  in the compensation



Fig. 3. Simulation results of bias-current variation due to supply noise  $(\pm 5\%)$  in each process variation.

current path goes up because  $V_2$  is also proportional to  $V_{DD}$ , as shown below

$$V_{2} = \left\{ 1 - \sqrt{\frac{C_{Mn7}}{C_{Mp3}}} \left( \sqrt{\frac{C_{Mn6}}{C_{Mn6} + C_{Mn7}}} \right) \right\} V_{DD} - \left\{ 1 - \sqrt{\frac{C_{Mn7}}{C_{Mp3}}} - \sqrt{\frac{C_{Mn7}}{C_{Mp3}}} \left( \sqrt{\frac{C_{Mn6} - C_{Mn7}}{C_{Mn6} + C_{Mn7}}} \right) \right\} V_{\text{th}}$$
(3)

since  $I_{\text{bias}}$  is the difference between  $I_{\text{tot}}$  and  $I_{\text{compen}}$ ,  $I_{\text{bias}}$  does not change much even if  $I_{\text{tot}}$  is increased by supply noise.

The bias-current controller operates in a similar manner for process variation. When the controller is in FF corner, for example,  $I_{\text{tot}}$  increases because  $V_{\text{th}}$  of  $M_{p1}$  is smaller. However,  $V_1$  and  $V_2$  go up because  $V_{\text{th}}$  is smaller, as can be seen from (2) and (3). Then, variation in  $I_{\text{tot}}$  is reduced, and  $I_{\text{compen}}$  increases.

The amount of change in  $I_{\text{compen}}$  plays a critical role in compensating supply noise and process variation for  $I_{\text{bias}}$ . Because the amount of change is determined by the size of  $M_{n4}$ , we can achieve the optimum compensation by adjusting  $M_{n4}$  size. However, this causes changes in VCO oscillation frequency, which we correct by adjusting the transistor size for the differential pair in VCO delay cells.

Fig. 3 shows how  $I_{\text{bias}}$  changes with supply voltage in various process corners by simulation. For the simulation, 0.13- $\mu$ m CMOS process parameters with nominal supply voltage of 1.2 V are used. Without the compensation circuit,  $I_{\text{bias}}$  changes more than 300  $\mu$ A when the supply voltage changes from -5% to +5% of the nominal value in every process corner. On the other hand, with the bias-current controller, supply voltage dependence is greatly reduced in every process corner. The simulation results also show a compensation for  $I_{\text{bias}}$  variation due to process variation.  $I_{\text{bias}}$  difference between FF and SS corners at 1.0 normalized supply voltage is reduced from 300 to 70  $\mu$ A.

As shown in the figure, the slope of  $I_{\text{bias}}$  with compensation circuit versus supply voltage shows process-corner dependence. This is because  $I_{\text{compen}}$  change for compensating  $I_{\text{tot}}$  change is affected by process variation. In particular, if  $M_{n4}$  is in SS



Fig. 4. Voltage-swing controller circuit topology.

or FS corner,  $I_{\rm compen}$  change is reduced. Then,  $I_{\rm bias}$  variation increases because  $I_{\rm tot}$  change due to supply noise is less affected by process variation than  $I_{\rm compen}$  change.

#### B. Voltage-Swing Controller

Fig. 4 shows the voltage-swing controller circuit. It also has a feedback amplifier that maintains  $V_5$  same as  $V_4$  by using the regulated gate voltage of  $M_{p1}(V_{pbias})$  even if  $V_{nbias}$ ,  $V_{cont}$ , and supply voltage change. Because  $M_{p1}$ ,  $M_{n1}$ ,  $M_{n2}$ , and  $M_{n3}$ are the replica of the delay cell in RVCO, RVCO  $V_{swing}$  is maintained from  $V_{DD}$  to  $V_4$ . Although  $V_{nbias}$  from bias-current controller is supplied to the voltage-swing controller, there is no feedback loop between two controllers because  $V_{pbias}$ , which is the output of the voltage-swing controller, does not have any effect on  $V_{nbias}$ . Consequently, with the sufficient phase margin for each controller, there is no stability problem for two controllers.

When supply voltage increases due to supply noise, for example,  $V_{swing}$  of RVCO also increases because  $V_4$  is independent of supply noise, as shown below

$$V_4 \approx V_{\rm th}.$$
 (4)

Similarly, in the case of FF corner,  $V_{\text{swing}}$  also increases because  $V_4$  is decreased. Fig. 5 shows the simulation results in which  $I_{\text{bias}}$  and  $V_{\text{swing}}$  change is measured against  $\pm 5\%$  supply voltage variation in various process corners. Although the biascurrent controller reduces  $I_{\text{bias}}$  dependence on supply voltage, it is still proportional to supply voltage. However, the voltageswing controller makes  $V_{\text{swing}}$  also proportional to the supply voltage so that  $I_{\text{bias}}/V_{\text{swing}}$  remains approximately constant and, consequently, RVCO oscillation frequency is stabilized. Although Fig. 5 shows the case of  $V_{\text{cont}} = 0$ , simulation results for other values of  $V_{\text{cont}}$  show similar results.

Fig. 6 shows the simulated VCO operating frequencies with and without compensation at various control voltages



Fig. 5. Simulation results of bias-current, voltage-swing, and normalized oscillation frequency variation due to supply noise  $(\pm 5\%)$  in each process corner.



Fig. 6. Simulated RVCO operating frequency curve.

for various different process corners. The RVCO oscillation frequencies are normalized by the oscillation frequency of each RVCO at zero control voltage in TT corner. Without compensation, the oscillation frequency increases by about 41% in FF corner and decreases by about 22% in SS corner at zero control voltage. In contrast, with compensation, the oscillation frequency decreases by only 4.4% in FF corner and increases by 1.7% in SS corner. Because the VCO gain is affected by process variation, the frequency difference among each process corners becomes larger when the control voltage is higher. The oscillation frequency change due to process variation is slightly over compensated because the required changes in  $I_{\text{bias}}$  and  $V_{\text{swing}}$  for supply noise compensation. For our design, we optimized the controllers for supply noise compensation.

## C. Overall PLL Design

A PLL having 4-stage RVCO with the voltage-swing and the bias-current controller was fabricated in 0.13- $\mu$ m CMOS technology. Fig. 7 shows the fabricated chip. The chip includes two types of PLLs: PLL1 includes both controllers and PLL2 does not have any controller. Both PLLs have the essentially



Fig. 7. Chip micrograph.



Fig. 8. Static supply voltage sensitivity of each type of RVCO.

same core area of 0.02814 mm<sup>2</sup> (210  $\mu$ m × 134  $\mu$ m), excluding the output drivers and off-chip loop filters as controllers virtually require no additional die area. The power consumption is 42 mW for PLL1 and 38 mW for PLL2.

For the feedback amplifiers inside the controllers for PLL1, we designed their bandwidth to be larger than the PLL natural frequency. This is because supply noise has the bandpass characteristics with the center frequency at the PLL natural frequency. 2pF on-chip capacitor was used for feedback stability of the amplifier as well as filtering of high-frequency noises in the controller output voltage.

## **III. SIMULATION AND MEASUREMENT RESULTS**

In order to evaluate the static supply voltage sensitivity, dc supply voltage was varied by  $\pm 5\%$  around 1.2 V, and the resulting free-running RVCO oscillation frequency variation was simulated and measured at various control voltages. The results are shown in Fig. 8.

The supply voltage sensitivity can be defined by the percentage change in the oscillation frequency to the percentage change in the supply voltage. Measured results show that RVCO with compensation achieves lower than  $0.045\% - \Delta f_{\rm vco}/1\% - \Delta V_{DD}$  at every control voltage, whereas RVCO without compensation has higher than  $0.5\% - \Delta f_{\rm vco}/1\% -$ 



Fig. 9. Measured jitter with supply noise frequency.



Fig. 10. Measured jitter for a 4-MHz noise frequency. (a) PLL2. (b) PLL1.

 $\Delta V_{DD}$  at every control voltage. Simulation results agree well with measurement results.

To verify the dynamic supply voltage sensitivity, two types of PLL were measured in the presence of intentional RVCO supply noise added to PLL  $V_{DD}$ . For measurement, the die was directly mounted and wire bonded on a printed circuit board without any packaging. The noise was produced by 10-mV (peak-to-peak) sinusoidal signals ranging from 1 to 15 MHz. The measured jitters of the PLL operating at 4 GHz with these supply noises are shown in Fig. 9. PLL2 shows the clear bandpass characteristics, whereas PLL1 shows a flat response. This result indicates that the VCO having compensation controllers successfully suppresses dynamic supply noises. Fig. 10(a)

TABLE I Performance Summary

| Technology               | 0.13µm CMOS      |  |  |
|--------------------------|------------------|--|--|
| Supply                   | 1.2V             |  |  |
| Target frequency         | 4GHz             |  |  |
| Reference clock          | 250MHz           |  |  |
| Loop bandwidth           | 4MHz             |  |  |
| Die area                 | $0.028mm^2$      |  |  |
| Power                    | PLL1 – 42mW@4GHz |  |  |
| $@f_{osc}$               | PLL2 – 38mW@4GHz |  |  |
| Static Supply            | PLL1 - 0.013%/1% |  |  |
| Sensitivity              | PLL2 - 0.5%/1%   |  |  |
| PLL rms Jitter           | PLL1 – 5.3ps     |  |  |
| without supply noise     | PLL2 – 5.65ps    |  |  |
| PLL rms Jitter           | PLL1 – 5.78ps    |  |  |
| with supply noise (4MHz) | PLL2 – 20.11ps   |  |  |

 TABLE II

 PERFORMANCE COMPARISON OF THE PROPOSED PLL

|                                 | Mansuri [5]     | Wu [8]                        | Elshazly<br>[10]             | This work                    |
|---------------------------------|-----------------|-------------------------------|------------------------------|------------------------------|
| Process                         | 0.25µm          | $0.13 \mu m$                  | 0.13µm                       | 0.13µm                       |
| Туре                            | Modified<br>VCO | Digital Cal.                  | Digital Cal.                 | Modified<br>VCO              |
| Target<br>frequency             | 1GHz            | 1.4GHz                        | 1.5GHz                       | 4GHz                         |
| Static<br>Supply<br>Sensitivity | 0.03%/1%        | N/A                           | N/A                          | 0.013%/1%                    |
| PLL Jitter<br>Reduction         | N/A             | from<br>0.024UI to<br>0.005UI | from<br>0.033UI to<br>0.01UI | from<br>0.08UI to<br>0.023UI |
| Area<br>penalty                 | almost none     | 160μm ×<br>90μm               | $140\mu m \times 80\mu m$    | almost none                  |
| Power<br>penalty                | N/A             | N/A                           | 0.28mW                       | 4mW                          |

and (b) shows the measured traces of output waveforms for both PLLs with 4-MHz supply noises. The measured rms jitter is improved from 20.11 to 5.78 ps with our compensation technique. Table I summarizes and compares the performance of two PLLs.

Table II compares PLL1 with recently reported PLLs employing compensation techniques. Our technique successfully compensates the influence of supply noise on VCO with virtually no die area penalty. Moreover, this technique can also compensate process variations, which is not possible for other structures. Although the power penalty is relatively high for our scheme, this can be reduced with further optimization of feedback amplifiers and reference voltage generators.

## **IV. CONCLUSION**

A new on-chip supply noise and process variation compensation technique for RVCO is demonstrated. In our technique, RVCOs has the bias-current and the voltage-swing controller that can compensate supply voltage and process variation. The simulation result shows that the oscillation frequency difference between FF and SS corner is about 6% of oscillation frequency in NN corner. Measurement results of PLLs implemented in 0.13- $\mu$ m CMOS process show that both static and dynamic supply voltage sensitivity are greatly reduced with the compensation circuits. Our compensation circuits are simple and entirely composed of an active device having a negligible die area penalty.

# ACKNOWLEDGMENT

The authors would like to thank C.-K. Seong, D.-H. Kim, K.-C. Choi, W.-S. Kim, and J.-S. Rhim in High-Speed Circuits and Systems Laboratory, Yonsei University, for many helpful discussions. The authors would also like to thank the IC Design Education Center, for the support of EDA software and chip fabrication.

#### REFERENCES

- F. Herzel and B. Razavi, "A study of oscillator jitter due to supply and substrate noise," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 46, no. 1, pp. 56–62, Jan. 1999.
- [2] J. G. Maneatis, "Low-jitter process-independent DLL and PLL based on self-biased techniques," *IEEE J. Solid-State Circuits*, vol. 31, no. 11, pp. 1723–1732, Nov. 1996.
- [3] E. Alon, J. Kim, S. Pamarti, K. Chang, and M. Horowitz, "Replica compensated linear regulators for supply-regulated phase locked loops," *IEEE J. Solid-State Circuits*, vol. 41, no. 2, pp. 413–424, Feb. 2006.
- [4] K. N. Leung and P. Mok, "A capacitor-free CMOS low-dropout regulator with damping-factor-control frequency compensation," *IEEE J. Solid-State Circuits*, vol. 38, no. 10, pp. 1691–1702, Oct. 2003.
- [5] M. Mansuri and C. K. Ken Yang, "A low-power adaptive bandwidth PLL and clock buffer with supply-noise compensation," *IEEE J. Solid-State Circuits*, vol. 38, no. 11, pp. 1804–1812, Nov. 2003.
- [6] I.-C. Hwang, C. Kim, and S.-M. Kang, "A CMOS self-regulating VCO with low supply sensitivity," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 42–48, Jan. 2004.
- [7] P.-H. Hsieh, J. Maxey, and C.-K. K. Yang, "Minimizing the supply sensitivity of a CMOS ring oscillator through jointly biasing the supply and control voltages," *IEEE J. Solid-State Circuits*, vol. 44, no. 9, pp. 2488– 2495, Sep. 2009.
- [8] T. Wu, K. Mayaram, and U.-K. Moon, "An on-chip calibration technique for reducing supply voltage sensitivity in ring oscillators," *IEEE J. Solid-State Circuits*, vol. 42, no. 4, pp. 775–783, Apr. 2007.
- [9] S. Dosho, N. Yanagisawa, and A. Matsuzawa, "A background optimization method for PLL by measuring phase jitter performance," *IEEE J. Solid-State Circuits*, vol. 40, no. 4, pp. 941–950, Apr. 2005.
- [10] A. Elshazly, R. Inti, W. Yin, B. Young, and P. K. Hanumolu, "A 0.4-to-3 GHz digital PLL with supply-noise cancellation using deterministic background calibration," in *Proc. Int. Solid-State Circuit Conf.*, 2011, pp. 92–94.
- [11] Y.-S. Park and W.-Y. Choi, "Supply noise insensitive ring VCO with onchip adaptive bias-current and voltage-swing control," in *Proc. Int. Symp. Circuits Syst.*, 2011, pp. 229–232.